## CO-End Sem Quiz

| Date: 17/12/2020                                                                                                                                                                                                                                                                                                               |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Time: 2:30 pm - 3:15 pm Total Questions: 40                                                                                                                                                                                                                                                                                    |  |  |
| Total Marks: 20                                                                                                                                                                                                                                                                                                                |  |  |
| Instructions:                                                                                                                                                                                                                                                                                                                  |  |  |
| <ol> <li>Press the "TURNED IN" at the end of the quiz in classroom assignment.</li> <li>Try to submit from 3.10 pm, so that your submission can reach to us in defined time limit.</li> <li>Late submission will not be considered.</li> <li>At 3:15 pm descriptive theory questions will be uploaded on Classroom.</li> </ol> |  |  |
| Your email address (u19cs012@coed.svnit.ac.in) will be recorded when you submit this form. Not you? Switch account                                                                                                                                                                                                             |  |  |
| * Required                                                                                                                                                                                                                                                                                                                     |  |  |
| Any instruction that writes to a register like (a) do/does not do so until that instruction reaches the (b) stage of the pipeline. *                                                                                                                                                                                           |  |  |
| (a) R-type                                                                                                                                                                                                                                                                                                                     |  |  |
| (b) WB                                                                                                                                                                                                                                                                                                                         |  |  |
| (b) MEM                                                                                                                                                                                                                                                                                                                        |  |  |
| (a) sw                                                                                                                                                                                                                                                                                                                         |  |  |
| (a) lw                                                                                                                                                                                                                                                                                                                         |  |  |
| An M-bit processor has *                                                                                                                                                                                                                                                                                                       |  |  |
| M-bit Instruction Register                                                                                                                                                                                                                                                                                                     |  |  |
| O Both of these                                                                                                                                                                                                                                                                                                                |  |  |
| M-bit Program Counter                                                                                                                                                                                                                                                                                                          |  |  |
| None of these                                                                                                                                                                                                                                                                                                                  |  |  |

| The instruction format that has an advantage of short programs when evaluating arithmetic expressions is*                  |
|----------------------------------------------------------------------------------------------------------------------------|
| Three address                                                                                                              |
| One address                                                                                                                |
| Two address                                                                                                                |
| ○ Zero address                                                                                                             |
| There is a system with 1024 cache lines and 32 Bytes per line. Then Index bits are(a) and off set bits are(b) *            |
| (a) 15, (b) 5                                                                                                              |
| (a) 5, (b) 10                                                                                                              |
| (a) 10, (b) 15                                                                                                             |
| (a) 10, (b) 5                                                                                                              |
| method is used to establish priority by serially connecting all devices that request an interrupt to/from the processor. * |
| Daisy chaining                                                                                                             |
| O None of these                                                                                                            |
| Polling                                                                                                                    |
| Priority                                                                                                                   |

| The instruction(s) which depend/s on the sign extend unit for their correct operation are *                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ☐ beq                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| none of these                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ✓ Iw                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ✓ sw                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| i j                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Two machines implement support for the same machine language, but have different hardware designs. Except the processor, the two machines are identical w.r.t. RAM, hard drive performance, etc. Machine A has a substantially higher clock rate than machine B. Nevertheless, execution of a certain machine language program, with the same input, takes substantially on machine B than on machine A, because *  less time, machine B has a higher average CPI for this program  less time, machine B has a lower average CPI for this program  more time, machine B has a lower average CPI for this program  more time, machine B has a lower average CPI for this program |
| is the faster control unit. *                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| O Both of these                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Microprogrammed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Hardwired                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

| The addressing mode techniques help *                                                                                      |
|----------------------------------------------------------------------------------------------------------------------------|
| o to reduce number of bits in the field of instruction                                                                     |
| O Both of these                                                                                                            |
| None of these                                                                                                              |
| to specify the rule to interpret address field of the instruction                                                          |
|                                                                                                                            |
| In which addressing mode the operand is given explicitly in the instruction *                                              |
| None of these                                                                                                              |
| Register                                                                                                                   |
| O Direct                                                                                                                   |
| Immediate                                                                                                                  |
|                                                                                                                            |
| Modern compiler for RISC based architectures make optimization of instruction scheduling to make use of CPU efficiently. * |
| None of these                                                                                                              |
| O Both of these                                                                                                            |
| Without pipeline                                                                                                           |
| O Pipeline                                                                                                                 |

| In RISC machines, the memory access instructions are *                                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| o none of these                                                                                                                                        |
| O PUSH and POP                                                                                                                                         |
| LW and SW                                                                                                                                              |
| CALL and JR                                                                                                                                            |
|                                                                                                                                                        |
| Consider a system of 8-bits. Select the decimal value of the given binary number: 11111111. Assume this binary number is in two's complement format. * |
| None of these                                                                                                                                          |
| O 0                                                                                                                                                    |
| -255                                                                                                                                                   |
| O 255                                                                                                                                                  |
| <ul><li>-1</li></ul>                                                                                                                                   |
| For the pipeline processor, select the appropriate one: *                                                                                              |
| None of these                                                                                                                                          |
| The control signals relevant to each instruction must move forward, stage by stage.                                                                    |
| The pipeline registers only update on each clock cycle.                                                                                                |
| The control signals relevant to each instruction must move forward along with the instruction.                                                         |
| The clock cycles are not balanced.                                                                                                                     |

| In MIPS, to perform the operation to move data from register \$s2 to register \$s1, can be done using the following instructions: *  |
|--------------------------------------------------------------------------------------------------------------------------------------|
| add \$s1, \$s2, \$zero                                                                                                               |
| or \$s1, \$s2, 0                                                                                                                     |
| subi \$s1, \$s2, 0                                                                                                                   |
| ✓ or \$s1, \$zero, \$s2                                                                                                              |
|                                                                                                                                      |
| In the processor design, ideally one instruction is completed in clock cycle, relative to the clock cycle of the processor design. * |
| single cycle, shorter, long, pipelined                                                                                               |
| one of these                                                                                                                         |
| oboth of these                                                                                                                       |
| pipelined, shorter, long, single cycle                                                                                               |
| Following are the advantages of using a larger page size in virtual memory concept: *                                                |
| Fewer TLB misses                                                                                                                     |
| More TLB misses                                                                                                                      |
| More page faults                                                                                                                     |
| Page table can be bigger                                                                                                             |
| Page table can be smaller                                                                                                            |
| Fewer page faults                                                                                                                    |

| is used to decentralize the decision to avail greater flexibility to avail the I/O system to the processor. * |
|---------------------------------------------------------------------------------------------------------------|
| O Both of these                                                                                               |
| Centralized                                                                                                   |
| <ul><li>Arbitration</li></ul>                                                                                 |
| O None of these                                                                                               |
|                                                                                                               |

For the following C Code to MIPS conversion, what are the two instructions group to use from the given options. Consider base address of array is in \$s2 register. \*

- sw \$t0, 0(\$s2) addi \$s2, \$s2, 4
- sw \$t1, 0(\$s2) addi \$s2, \$s2, 4
- Iw \$t0, 0(\$s2) addi \$s2, \$s2, 4
- sw \$t1, 0(\$s2) addi \$s2, \$s2, 1

When subroutine is called, address of instruction following the call instruction is stored on \_\_\_\_\_ and program execution is transferred to \_\_\_\_\_ address. \*

- queue and subroutine
- stack and callee program
- stack and subroutine

| The advantages of cache memory is/are *                                                                                                                                                                                                                                           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| None of these                                                                                                                                                                                                                                                                     |
| O Both of these                                                                                                                                                                                                                                                                   |
| Reduction of average access time for CPU memory                                                                                                                                                                                                                                   |
| Reduction of bandwidth of available memory of CPU                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                   |
| is a single address space to store both memory and input-output devices. *                                                                                                                                                                                                        |
| Memory-mapped I/O                                                                                                                                                                                                                                                                 |
| O Isolated I/O                                                                                                                                                                                                                                                                    |
| O Both of these                                                                                                                                                                                                                                                                   |
| None of these                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                   |
| The hard disk has the characteristics like: Rotation speed: 6000 rpm, Seek time: 10 ms, 500 bytes per disk sector, 200 sectors per track and Overhead time for each I/O request: 2 ms. Select the time in ms required to read one disk sector at a random location on the disk. * |
| 0 10.10                                                                                                                                                                                                                                                                           |
| None of these                                                                                                                                                                                                                                                                     |
| <ul><li>17.05</li></ul>                                                                                                                                                                                                                                                           |
| 20.02                                                                                                                                                                                                                                                                             |
| 15.05                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                   |

| Performance is defined by execution time. To compute the relative performance of different processors when executing a particular program, we need to know * |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| the number of instructions to be executed                                                                                                                    |
| the cycle length for the clock on each processor                                                                                                             |
| none of these                                                                                                                                                |
| The(a) cache lines, there would be more conflict(b) and therefore decrease the(c) rate. *                                                                    |
| (a) fewer, (b) hit, (c) misses                                                                                                                               |
| (a) more, (b) misses, (c) hit                                                                                                                                |
| (a) fewer, (b) misses, (c) hit                                                                                                                               |
| one of these                                                                                                                                                 |
| In a multi cycle processor, using because fetching the instruction and loading the data can occur in *                                                       |
| one memory is possible, two different cycles                                                                                                                 |
| one of these                                                                                                                                                 |
| oboth of these                                                                                                                                               |
| one memory is not possible, one single cycle                                                                                                                 |

| To allow many programs to be "running" or at least "ready to run" at once mostly is feasible due to * |
|-------------------------------------------------------------------------------------------------------|
| o virtual memory                                                                                      |
| one of these                                                                                          |
| Cache memory                                                                                          |
| registers                                                                                             |
|                                                                                                       |
| are the modes of transfer between computer and peripheral I/O devices. *                              |
| <ul><li>All of these</li></ul>                                                                        |
| O DMA                                                                                                 |
| Interrupt driven I/O                                                                                  |
| Programmed I/O                                                                                        |
|                                                                                                       |
| If ALUSrc control signal stuck at, then instructions lw and sw prevented from executing correctly. *  |
| <ul><li>0</li></ul>                                                                                   |
| O 1                                                                                                   |
| ○ x                                                                                                   |
|                                                                                                       |

| Virtual Address corresponds to(a) and Physical Address corresponds to(b) *                                      |
|-----------------------------------------------------------------------------------------------------------------|
| (a) OS address length, (b) RAM size bits                                                                        |
| (a) RAM size bits, (b) OS address length                                                                        |
| (a) OS address length, (b) cache size bits                                                                      |
| one of these                                                                                                    |
| Suppose the MemRead control signal was stuck at 0. The instruction(s) could not be executed correctly is (are)* |
| i j                                                                                                             |
| none of these                                                                                                   |
| sw                                                                                                              |
| ✓ lw                                                                                                            |
| The number of bits required to express are determined by the accuracy desired from the computing system. *      |
| O Both of these                                                                                                 |
| Exponent                                                                                                        |
| Mantissa                                                                                                        |
| None of these                                                                                                   |

| Some instruction(s) like are not affected by the value 0 or 1 of MemtoReg control signal. *                 |
|-------------------------------------------------------------------------------------------------------------|
| j none of these                                                                                             |
| ✓ sw                                                                                                        |
| <b>✓</b> beq                                                                                                |
|                                                                                                             |
| Each instruction is executed by a set of(a) stored in(b) in microprogrammed control unit. *                 |
| micro instructions, main memory                                                                             |
| instructions, main memory                                                                                   |
| instructions, control memory                                                                                |
| micro instructions, control memory                                                                          |
|                                                                                                             |
| During the program execution content of main memory undergo(a)<br>but control memory has(b) microprogram. * |
| (a) fixes, (b) changed                                                                                      |
| (a) changes, (b) fixed                                                                                      |
| None of these                                                                                               |
|                                                                                                             |

| Following are the program control instructions: *                                                                                                         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Branch                                                                                                                                                    |
| Jump                                                                                                                                                      |
| Call a subroutine                                                                                                                                         |
| All of these                                                                                                                                              |
|                                                                                                                                                           |
| For the given ISA design principle "Simple is faster", select the statement from following statements that best describes how the MIPS design affected: * |
| MIPS has 32 registers, rather than many more                                                                                                              |
| Each MIPS native instruction performs one function and requires one cycle to execute                                                                      |
| one of these                                                                                                                                              |
| oboth of these                                                                                                                                            |
|                                                                                                                                                           |
| Following are the correct unsigned and signed decimal values of the given binary number 10110110: *                                                       |
| 182, -74                                                                                                                                                  |
| -82, 74                                                                                                                                                   |
| 82, -74                                                                                                                                                   |
| ·182, 174                                                                                                                                                 |

| Branch instructions on MIPS can only jump backward and forward instructions. *                                                                                                                      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32767, 32768                                                                                                                                                                                        |
| 32768, 32767                                                                                                                                                                                        |
| 32768, 32769                                                                                                                                                                                        |
| 32766, 32767                                                                                                                                                                                        |
|                                                                                                                                                                                                     |
| Compatible processors implement identical instruction sets and will use the programs with the same number of instructions. But, *  O they implement the ISA same way, which leads to different CPIs |
| they implement the ISA same way , which leads to same CPIs                                                                                                                                          |
| they implement the ISA differently, which leads to same CPIs                                                                                                                                        |
| they implement the ISA differently, which leads to different CPIs                                                                                                                                   |
|                                                                                                                                                                                                     |

## Submit

This form was created inside of Sardar Vallabhbhai National Institute of Technology, Surat. Report Abuse

Google Forms